# Computer Architecture (Spring 2020)

#### Introduction

Dr. Duo Liu (刘铎)

Office: Main Building 0626

Email: liuduo@cqu.edu.cn



## Review: Some Basic Definitions

| Metric prefixes |                                                       |                     |                  |                                   |                        |             |      |  |
|-----------------|-------------------------------------------------------|---------------------|------------------|-----------------------------------|------------------------|-------------|------|--|
| Prefix          | efix Symbol 1000 <sup>m</sup> 10 <sup>n</sup> Decimal |                     | Short scale      | Long scale                        | Since <sup>[n 1]</sup> |             |      |  |
| yotta           | Υ                                                     | 1000 <sup>8</sup>   | 10 <sup>24</sup> | 1 000 000 000 000 000 000 000 000 | septillion             | quadrillion | 1991 |  |
| zetta           | Z                                                     | 1000 <sup>7</sup>   | 10 <sup>21</sup> | 1 000 000 000 000 000 000 000     | sextillion             | trilliard   | 1991 |  |
| exa             | Е                                                     | 1000 <sup>6</sup>   | 10 <sup>18</sup> | 1 000 000 000 000 000 000         | quintillion            | trillion    | 1975 |  |
| peta            | Р                                                     | 1000 <sup>5</sup>   | 10 <sup>15</sup> | 1 000 000 000 000 000             | quadrillion            | billiard    | 1975 |  |
| tera            | T                                                     | 1000 <sup>4</sup>   | 10 <sup>12</sup> | 1 000 000 000 000                 | trillion               | billion     | 1960 |  |
| giga            | G                                                     | 1000 <sup>3</sup>   | 10 <sup>9</sup>  | 1 000 000 000                     | billion                | milliard    | 1960 |  |
| mega            | M                                                     | 1000 <sup>2</sup>   | 10 <sup>6</sup>  | 1 000 000                         | million                |             | 1960 |  |
| kilo            | k                                                     | 1000 <sup>1</sup>   | 10 <sup>3</sup>  | 1 000                             | thousand               |             | 1795 |  |
| hecto           | h                                                     | 1000 <sup>2/3</sup> | 10 <sup>2</sup>  | 100                               | hundred                |             | 1795 |  |
| deca            | da                                                    | 1000 <sup>1/3</sup> | 10 <sup>1</sup>  | 10                                | ten                    |             | 1795 |  |
|                 |                                                       | 1000 <sup>0</sup>   | 10 <sup>0</sup>  | 1                                 | one                    |             | _    |  |



## Review: Some Basic Definitions

| Prefix | Symbol | 1000 <sup>m</sup>  | 10 <sup>n</sup>   | Decimal                           | Short scale   | Long scale    | Since <sup>[n]</sup> |
|--------|--------|--------------------|-------------------|-----------------------------------|---------------|---------------|----------------------|
|        |        | 1000 <sup>0</sup>  | 10 <sup>0</sup>   | 1                                 | or            | ne            | -                    |
| deci   | d      | $1000^{-1/3}$      | 10 <sup>-1</sup>  | 0.1                               | ter           | nth           | 1795                 |
| centi  | С      | $1000^{-2/3}$      | 10 <sup>-2</sup>  | 0.01                              | hund          | redth         | 1795                 |
| milli  | m      | $1000^{-1}$        | $10^{-3}$         | 0.001                             | thous         | andth         | 1795                 |
| micro  | ц      | $1000^{-2}$        | 10 <sup>-6</sup>  | 0.000 001                         | milli         | onth          | 1960                 |
| nano   | n      | $1000^{-3}$        | 10 <sup>-9</sup>  | 0.000 000 001                     | billionth     | milliardth    | 1960                 |
| pico   | р      | 1000-4             | 10 <sup>-12</sup> | 0.000 000 000 001                 | trillionth    | billionth     | 1960                 |
| femto  | f      | 1000 <sup>-5</sup> | 10 <sup>-15</sup> | 0.000 000 000 000 001             | quadrillionth | billiardth    | 1964                 |
| atto   | а      | 1000 <sup>-6</sup> | 10 <sup>-18</sup> | 0.000 000 000 000 000 001         | quintillionth | trillionth    | 1964                 |
| zepto  | z      | 1000 <sup>-7</sup> | 10 <sup>-21</sup> | 0.000 000 000 000 000 000 001     | sextillionth  | trilliardth   | 1991                 |
| yocto  | у      | 1000-8             | $10^{-24}$        | 0.000 000 000 000 000 000 000 001 | septillionth  | quadrillionth | 1991                 |



## Review: Binary Prefix (1998)

- □ Kilobyte  $-2^{10}$  or 1,024 bytes
- Megabyte— 2<sup>20</sup> or 1, 024 Kilobytes
  - sometimes "rounded" to 10<sup>6</sup> or 1,000,000 bytes
- □ Gigabyte 2<sup>30</sup> or 1, 024 Megabytes
  - sometimes rounded to 109 or 1,000,000,000 bytes
- □ Terabyte 2<sup>40</sup> or 1, 024 Gigabytes
  - 1 sometimes rounded to 10<sup>12</sup> or 1,000,000,000,000 bytes
- □ Petabyte 2<sup>50</sup> or 1024 Terabytes
  - sometimes rounded to 10<sup>15</sup> or 1,000,000,000,000,000 bytes
- Exabyte 2<sup>60</sup> or 1024 Petabytes
  - Sometimes rounded to 10<sup>18</sup> or 1,000,000,000,000,000,000 bytes
- □ Zettabyte 2<sup>70</sup> or 1024 Exabytes
  - Sometimes rounded to 10<sup>21</sup> or 1,000,000,000,000,000,000, 000 bytes



## What Happens in 60s?



## **Data Explosion**





## Computer Architectures

- Computer architecture The conceptual design and fundamental operational structure of a computer system.
  - CPU and Instruction Set
  - Access mode to memory
  - Components and their interconnection

- ...



**Habitat '67**, by Moshe Safdie, at Montreal, Canada, 1967 © Artifice, Inc



[Sangiovanni-Vincentelli Vincentelli 04]



## What is Computer Architecture?

- Computer Architecture is those aspects of the instruction set available to programmers, independent of the hardware on which the instruction set was implemented.
- The term computer architecture was first used in 1964 by Gene Amdahl, G. Anne Blaauw, and Frederick Brooks, Jr., the designers of the IBM System/360.

 The IBM/360 was a family of computers all with the same architecture, but with a variety of organizations(implementations).



## Where "Computer Architectures" Are?





## **Defining Computer Architecture**

#### "Old" view of computer architecture:

- Instruction Set Architecture (ISA) design
- i.e. decisions regarding:
  - registers, memory addressing, addressing modes, instruction operands, available operations, control flow instructions, instruction encoding

#### "Real" computer architecture:

- Specific requirements of the target machine
- Design to maximize performance within constraints: cost, power, and availability
- Includes ISA, microarchitecture, hardware



## **Computer Technology**

#### Performance improvements:

- Improvements in semiconductor technology
  - Integrated circuit logic, DRAM, Flash, Disk
  - Scaling of transistor: Feature size, clock speed
- Improvements in computer architectures
  - Enabled by HLL compilers, UNIX
  - Lead to RISC architectures
- Together have enabled:
  - Lightweight computers
  - Productivity-based managed/interpreted programming languages

#### Moore's Law

#### Gordon Moore, one of the founders of Intel

- In 1965 he predicted the doubling of the number of transistors per chip every couple of years for the next ten years
- http://www.intel.com/research/silicon/mooreslaw.htm



Now imagine that those 1.3 billion people could fit onstage in the original music hall. That's the scale of Moore's Law.



## Moore's Law [Electronics, April 19, 1965]



## Cramming more components onto integrated circuits Number of tro

With unit cost falling as the number of components per circuit rises, by 1975 economics may dictate squeezing as many as 65,000 components on a single silicon chip

Director, Research and Development Laboratories, Fairchild Semiconductor division of Fairchild Camera and Instrument Corp.

By Gordon E. Moore
Director, Research and Development Laboratories, Fairchild Semiconductor

- Number of transistors per chip is 1.59year-1959 (originally 2year-1959)
- Classical scaling theory (Denard, 1974)
  - With every feature size scaling of n
    - You get O(n²) transistors
    - They run O(n) times faster
- Subsequently proposed:
  - "Moore's Design Law" (Law #2)
- "Moore's Fab Law" (law #3)

The future of integrated electronics is the future of electronics itself. The advantages of integration will bring about a proliferation of electronics, pushing this science into many new areas.

Integrated circuits will lead to such wonders as home computers—or at least terminals connected to a central computer—automatic controls for automobiles, and personal portable communications equipment. The electronic wristmachine instead of being concentrated in a central unit. In addition, the improved reliability made possible by integrated circuits will allow the construction of larger processing units. Machines similar to those in existence today will be built at lower costs and with faster turn-around.

#### Present and future

By integrated electronics, I mean all the various tech-



## Moore's Law [Intel Microprocessors]







## Technology Scaling and IT Industry Progress

•1994 (0.6μ)
•Pentium®
•3.2M trans.
•1982 (1.5μ) •147mm² die
•286 μP
•100Mhz
•134k trans. •10W
•47mm² die
•30und,
images
•4004 μP
•3W
•5k trans. •15M PCs
•4mm² die sold in 6yr

•108Khz

·Busicom calculator

·0.2W

•2000 (0.18µ)
•Pentium® 4
•42M trans.
•217mm² die
•1.5Ghz
•58W
•internet





- •2011 (0.035μ)
- ·Core® (Sandy Bridge)
- ·995M trans.
- ·216mm² die
- •3.6Ghz
- ·95W
- content creation, immersive gaming, pervasive computing



#### **Transistors and Wires**

#### Feature size

- Minimum size of transistor or wire in x or y dimension
- 10 microns in 1971 to .032 microns in 2011
- Transistor performance scales linearly
  - Wire delay does not improve with feature size!
- Integration density scales quadratically

### Sequential Processor Performance



From Hennessy and Patterson Ed. 5 Image Copyright © 2011, Elsevier Inc. All rights Reserved.

### Sequential Processor Performance



From Hennessy and Patterson Ed. 5 Image Copyright © 2011, Elsevier Inc. All rights Reserved.



### Sequential Processor Performance



From Hennessy and Patterson Ed. 5 Image Copyright © 2011, Elsevier Inc. All rights Reserved.



## Microprocessor Hit the Power Wall



"The media's mischaracterization of Moore's Law is now evident. Gordon Moore predicted the regular doubling of the number of transistors on a chip. The job of computer architects was to turn twice as many transistors into twice as much performance. Between 1986 and 2002 architects succeeded, and we saw the greatest sustained increase in performance in computing history. The problem was that they kept increasing the power dissipated per chip, and in 2004 it was obvious that the industry had hit a power wall. Today, microprocessors are about a factor of three slower than if we could keep increasing power and doubling performance every 18 months Thus, while Moore's Law continues, power dissipation hit the wall" [D. A. Patterson 2007]



#### The Processor is the New Transistor

Only way to meet future system feature set, design cost, power, and performance requirements is by programming a processor array

- multiple parallel general-purpose processors (GPPs)

multiple application-specific processors (ASPs)



1 GPP Core 16 ASPs (128 threads)



Sun Niagara 8 GPP cores (32 threads)

Intel 4004 (1971): 4-bit processor, 2312 transistors,

> ~100 KIPS, 10 micron PMOS,

11 mm<sup>2</sup> chip

IBM Cell 1 GPP (2 threads) 8 ASPs



Picochip DSP 1 GPP core 248 ASPs

Cisco CSR-1 188 Tensilica GPPs



- Many predict that the number of cores will grow exponentially in future years
  - "The Processor is the New Transistor"



## The Era of Heterogeneous Multi-Core Systems-on-Chip (SoC)



A rich variety of multi-core architectures, and growing...

- shift from homogeneous tile-based chip multi-processors (CMP) to heterogeneous multi-core systems-on-chip (SOCs)



- increasing number of heterogeneous cores
- high-performance design is power-efficient design
- resiliency to parameter variations, component faults,...
- need for a new HW/SW interface





#### **Current Trends in Architecture**

- Cannot continue to leverage Instruction-Level parallelism (ILP)
  - Single processor performance improvement ended in 2003
- New models for performance:
  - Data-level parallelism (DLP)
  - Thread-level parallelism (TLP)
  - Request-level parallelism (RLP)
- These require explicit restructuring of the application



## Computers Then...



IAS Machine. Design directed by John Von Nuemann. First booted in Princeton NJ in 1952
Smithsonian Institution Archives (Smithsonian Image 95-06151)



### **Computers Now**

- Sensor Networks
- Cameras
- Smartphones
- Mobile Audio Players
- Laptops
- Autonomous Cars
- Servers

- Game Players
- Routers
- Flying UAVs
- GPS
- eBooks
- Tablets
- Set-top Boxes



## The Emerging IT Scene and The Emerging Computing Platform







## Top 10 Semiconductor Suppliers over the Last Forty Years

|    | Тор       | 10 Semicond        | uctor Suppl | iers       | MPU              |
|----|-----------|--------------------|-------------|------------|------------------|
|    |           | Source: Gartner Da | <b>M</b> 0  |            |                  |
|    | 1978      | 1988               | 1998        | 2008       | 1 100            |
| 1  | П         | NEC                | Intel       | Intel      | analog/DSI       |
| 2  | Motorola  | Toshiba            | NEC         | Samsung    |                  |
| 3  | NEC       | Hitachi            | Motorola    | Toshiba    | $\times$ ASIC    |
| 4  | Hitachi   | Motorola           | Toshiba     | π /        | $\times$         |
| 5  | Philips   | π                  | П           | ST         | memory           |
| 6  | Toshiba   | Intel              | Samsung     | Renesas    |                  |
| 7  | National  | Fujitsu            | Hitachi     | Sony       | wireless I       |
| 8  | Fairchild | Mitsubishi         | Philips     | Qualcomm — | WITE IESS 10     |
| 9  | Intel     | Matsushita         | ST          | Hynix /    |                  |
| 10 | Siemens   | Philips            | Infineon    | Infineon   | <u>broadline</u> |

Trends towards focused companies (as opposed to having a broad product line) due to high cost of fabs, R&D, and IC design



## Inside a Mobile Phone: the Apple I-Phone 3G





## Heterogeneous Systems-on-Chip: SOCs for High-End Wireless Phones Market



## Heterogeneous Embedded Systems: Electronics for the Car



- Up to 70 Electronic Computing Units (ECUs) in a modern car like a BMW Series 7
  - Heterogeneous communication networks
  - DSC (dynamic stability control) contains ABS as one of 15 sub-functionalities



## Three Main Computing Classes (Year 2000)

| Feature                     | Desktop                          | Server                                      | Embedded                                       |
|-----------------------------|----------------------------------|---------------------------------------------|------------------------------------------------|
| Price of system             | \$500-<br>\$10,000               | \$10,000 -<br>\$10,000,000                  | \$10-\$100,000<br>(including<br>routers)       |
| Price of µP module          | \$100-\$1000                     | \$200-\$2000<br>(per μP)                    | \$0.2-\$200<br>(per μP)                        |
| μP sales per<br>year (2000) | 150M                             | 4M                                          | 300M<br>(32/64-bit only)                       |
| Critical Design issues      | price/perf. graphics performance | throughput,<br>availability,<br>scalability | price, power-<br>consumption,<br>"performance" |

## Classes of Computers (by 2010)

#### Personal Mobile Device (PMD)

- e.g. smart phones, tablet computers
- Emphasis on energy efficiency and real-time

#### Desktop Computing

Emphasis on price-performance

#### Servers

• Emphasis on availability, scalability, throughput

#### Clusters / Warehouse Scale Computers

- Used for "Software as a Service (SaaS)"
- Emphasis on availability and price-performance
- Sub-class: Supercomputers, emphasis: floating-point performance and fast internal networks

#### Embedded Computers

• Emphasis: price, power



#### **Parallelism**

#### Classes of parallelism in applications:

- Data-Level Parallelism (DLP)
- Task-Level Parallelism (TLP)

#### Classes of architectural parallelism:

- Instruction-Level Parallelism (ILP)
- Vector architectures/Graphic Processor Units (GPUs)
- Thread-Level Parallelism
- Request-Level Parallelism



## Flynn's Taxonomy

- Single instruction stream, single data stream (SISD)
- Single instruction stream, multiple data streams (SIMD)
  - Vector architectures
  - Multimedia extensions
  - Graphics processor units
- Multiple instruction streams, single data stream (MISD)
  - No commercial implementation
- Multiple instruction streams, multiple data streams (MIMD)
  - Tightly-coupled MIMD
  - Loosely-coupled MIMD



## Flynn's Taxonomy











## **Trends in Technology**

- Integrated circuit technology
  - Transistor density: 35%/year
  - Die size: 10-20%/year
  - Integration overall: 40-55%/year
- DRAM capacity: 25-40%/year (slowing)
- Flash capacity: 50-60%/year
  - 15-20X cheaper/bit than DRAM
- Magnetic disk technology: 40%/year
  - 15-25X cheaper/bit than Flash
  - 300-500X cheaper/bit than DRAM



## **Bandwidth and Latency**

#### Bandwidth or throughput

- Total work done in a given time
- 10,000-25,000X improvement for processors
- 300-1200X improvement for memory and disks

#### Latency or response time

- Time between start and completion of an event
- 30-80X improvement for processors
- 6-8X improvement for memory and disks



## **Bandwidth and Latency**



Log-log plot of bandwidth and latency milestones

